Many-Valued Gates for Reducing the Chip-Area of Integrated Circuits

Authors

  • Sergey Novikov

Abstract

In this paper are proposed new many-valued gates K-PLA, T(2/K) and T(K/2) for a logical synthesis of digital integrated circuits. The semi-custom integrated circuit K-PLA has the architecture of a Programmable Logic Array of a type AND-OR and includes new K-valued valves MAX, MIN and GATE(A,j). A gate T(2/K) ( T(K/2)) is intended for transformation binary (K-valued ) entrance words into K-valued (binary) output words. The method of the logical synthesis with the use K-PLA, T(2/K) and T(K/2) allows to reduce nearly three times the chip-area, which is essential for placing of the circuit’s realization of the system of partial Boolean functions .

Downloads

Download data is not yet available.

Downloads

Published

2007-06-15

How to Cite

Novikov, S. (2007). Many-Valued Gates for Reducing the Chip-Area of Integrated Circuits. Studia Informatica. System and Information Technology, 8(1), 7–17. Retrieved from https://czasopisma.uph.edu.pl/studiainformatica/article/view/2841